[ 收藏 ] [ 繁体中文 ]  
臺灣貨到付款、ATM、超商、信用卡PAYPAL付款,4-7個工作日送達,999元臺幣免運費   在線留言 商品價格為新臺幣 
首頁 電影 連續劇 音樂 圖書 女裝 男裝 童裝 內衣 百貨家居 包包 女鞋 男鞋 童鞋 計算機周邊

商品搜索

 类 别:
 关键字:
    

商品分类

  • 新类目

     管理
     投资理财
     经济
     社会科学
  • 計算機組成與設計:硬件.軟件接口(英文版.原書第5版.RISC-V版)/(
    該商品所屬分類:圖書 -> 大中專教材
    【市場價】
    1953-2832
    【優惠價】
    1221-1770
    【作者】 戴維·A帕特森約翰·L亨尼斯 
    【出版社】機械工業出版社 
    【ISBN】9787111631118
    【折扣說明】一次購物滿999元台幣免運費+贈品
    一次購物滿2000元台幣95折+免運費+贈品
    一次購物滿3000元台幣92折+免運費+贈品
    一次購物滿4000元台幣88折+免運費+贈品
    【本期贈品】①優質無紡布環保袋,做工棒!②品牌簽字筆 ③品牌手帕紙巾
    版本正版全新電子版PDF檔
    您已选择: 正版全新
    溫馨提示:如果有多種選項,請先選擇再點擊加入購物車。
    *. 電子圖書價格是0.69折,例如了得網價格是100元,電子書pdf的價格則是69元。
    *. 購買電子書不支持貨到付款,購買時選擇atm或者超商、PayPal付款。付款後1-24小時內通過郵件傳輸給您。
    *. 如果收到的電子書不滿意,可以聯絡我們退款。謝謝。
    內容介紹



    出版社:機械工業出版社
    ISBN:9787111631118
    商品編碼:10021734997013

    品牌:文軒
    出版時間:2019-07-01
    代碼:229

    作者:戴維·A.帕特森,約翰·L.亨尼斯

        
        
    "
    作  者:(美)戴維·A.帕特森,(美)約翰·L.亨尼斯 著
    /
    定  價:229
    /
    出 版 社:機械工業出版社
    /
    出版日期:2019年07月01日
    /
    頁  數:692
    /
    裝  幀:平裝
    /
    ISBN:9787111631118
    /
    目錄
    ●1 Computer Abstractions and Technology 2
    1.1 Introduction 3
    1.2 Eight Great Ideas in Computer Architecture 11
    1.3 Below Your Program 13
    1.4 Under the Covers 16
    1.5 Technologies for Building Processors and Memory 24
    1.6 Performance 28
    1.7 The Power Wall 40
    1.8 The Sea Change: The Switch from Uniprocessors to ltiprocessors 43
    1.9 Real Stuff: Benchmarking the Intel Core i7 46
    1.10 Fallacies and Pitfalls 49
    1.11 Concluding Remarks 52
    1.12 Historical Perspective and Further Reading 54
    1.13 Exercises 54
    2 Instructions: Language of the Computer 60
    2.1 Introduction 62
    2.2 Operations of the Computer Hardware 63
    2.3 Operands of the Computer Hardware 67
    2.4 Signed and Unsigned Numbers 74
    2.5 Representing Instructions in the Computer 81
    2.6 Logical Operations 89
    2.7 Instructions for Making Decisions 92
    2.8 Supporting Procedures in Computer Hardware 98
    2.9 Communicating with People 108
    2.10 RISC-V Addressing for Wide Immediates and Addresses 113
    2.11 Parallelism and Instructions: Synchronization 121
    2.12 Translating and Starting a Program 124
    2.13 A C Sort Example to Put it All Together 133
    2.14 Arrays versus Pointers 141
    2.15 Advanced Material: Compiling C and Interpreting Java 144
    2.16 Real Stuff: MIPS Instructions 145
    2.17 Real Stuff: x86 Instructions 146
    2.18 Real Stuff: The Rest of the RISC-V Instruction Set 155
    2.19 Fallacies and Pitfalls 157
    2.20 Concluding Remarks 159
    2.21 Historical Perspective and Further Reading 162
    2.22 Exercises 162
    3 Arithmetic for Computers 172
    3.1 Introduction 174
    3.2 Addition and Subtraction 174
    3.3 ltiplication 177
    3.4 Division 183
    3.5 Floating Point 191
    3.6 Parallelism and Computer Arithmetic: Subword Parallelism 216
    3.7 Real Stuff: Streaming SIMD Extensions and Advanced Vector Extensions in x86 217
    3.8 Going Faster: Subword Parallelism and Matrix ltiply 218
    3.9 Fallacies and Pitfalls 222
    3.10 Concluding Remarks 225
    3.11 Historical Perspective and Further Reading 227
    3.12 Exercises 227
    4 The Processor 234
    4.1 Introduction 236
    4.2 Logic Design Conventions 240
    4.3 Building a Datapath 243
    4.4 A Simple Implementation Scheme 251
    4.5 An Overview of Pipelining 262
    4.6 Pipelined Datapath and Control 276
    4.7 Data Hazards: Forwarding versus Stalling 294
    4.8 Control Hazards 307
    4.9 Exceptions 315
    4.10 Parallelism via Instructions 321
    4.11 Real Stuff: The ARM Cortex-A53 and Intel Core i7 Pipelines 334
    4.12 Going Faster: Instruction-Level Parallelism and Matrix ltiply 342
    4.13 Advanced Topic: An Introduction to Digital Design Using a Hardware Design Language to Describe and Model a Pipeline and More Pipelining Illustrations 345
    4.14 Fallacies and Pitfalls 345
    4.15 Concluding Remarks 346
    4.16 Historical Perspective and Further Reading 347
    4.17 Exercises 347
    5 Large and Fast: Exploiting Memory Hierarchy 364
    5.1 Introduction 366
    5.2 Memory Technologies 370
    5.3 The Basics of Caches 375
    5.4 Measuring and Improving Cache Performance 390
    5.5 Dependable Memory Hierarchy 410
    5.6 Virtual Machines 416
    5.7 Virtual Memory 419
    5.8 A Common Framework for Memory Hierarchy 443
    5.9 Using a Finite-State Machine to Control a Simple Cache 449
    5.10 Parallelism and Memory Hierarchy: Cache Coherence 454
    5.11 Parallelism and Memory Hierarchy: Redundant Arrays of Inexpensive Disks 458
    5.12 Advanced Material: Implementing Cache Controllers 459
    5.13 Real Stuff: The ARM Cortex-A53 and Intel Core i7 Memory Hierarchies 459
    5.14 Real Stuff: The Rest of the RISC-V System and Special Instructions 464
    5.15 Going Faster: Cache Blocking and Matrix ltiply 465
    5.16 Fallacies and Pitfalls 468
    5.17 Concluding Remarks 472
    5.18 Historical Perspective and Further Reading 473
    5.19 Exercises 473
    6 Parallel Processors from Client to Cloud 490
    6.1 Introduction 492
    6.2 The Difficulty of Creating Parallel Processing Programs 494
    6.3 SISD, MIMD, SIMD, SPMD, and Vector 499
    6.4 Hardware ltithreading 506
    6.5 lticore and Other Shared Memory ltiprocessors 509
    6.6 Introduction to Graphics Processing Units 514
    6.7 Clusters, Warehouse Scale Computers,and Other Message-Passing ltiprocessors 521
    ……
    內容簡介
    本書是經典著作《計算機組成與設計》繼MIPS版、ARM版之後的近期新版本,這一版專注於RISC-V,是Patterson和Hennessy的又一力作。RISC-V指令集作為開源架構,是專為雲計算、移動計算以及各類嵌入式繫統等現代計算環境設計的架構。本書更加關注後PC時代發生的變革,通過實例、練習等詳細介紹近期新計算模式,更新的內容還包括平板電腦、雲基礎設施以及ARM(移動計算設備)和x86(雲計算)體繫結構。



    "
     
    網友評論  我們期待著您對此商品發表評論
     
    相關商品
    【同作者商品】
    戴維·A帕特森約翰·L亨尼斯
      本網站暫時沒有該作者的其它商品。
    有該作者的商品通知您嗎?
    請選擇作者:
    戴維·A帕特森約翰·L亨尼斯
    您的Email地址
    在線留言 商品價格為新臺幣
    關於我們 送貨時間 安全付款 會員登入 加入會員 我的帳戶 網站聯盟
    DVD 連續劇 Copyright © 2024, Digital 了得網 Co., Ltd.
    返回頂部